mirror of
https://github.com/soconnor0919/eceg431.git
synced 2025-12-11 06:34:43 -05:00
32 lines
1.3 KiB
Plaintext
32 lines
1.3 KiB
Plaintext
// This file is part of www.nand2tetris.org
|
|
// and the book "The Elements of Computing Systems"
|
|
// by Nisan and Schocken, MIT Press.
|
|
// File name: projects/3/b/RAM512.hdl
|
|
/**
|
|
* Memory of 512 16-bit registers.
|
|
* If load is asserted, the value of the register selected by
|
|
* address is set to in; Otherwise, the value does not change.
|
|
* The value of the selected register is emitted by out.
|
|
*/
|
|
CHIP RAM512 {
|
|
IN in[16], load, address[9];
|
|
OUT out[16];
|
|
|
|
PARTS:
|
|
// send load to correct RAM64 (high 3 bits)
|
|
DMux8Way(in=load, sel=address[6..8], a=load0, b=load1, c=load2, d=load3, e=load4, f=load5, g=load6, h=load7);
|
|
|
|
// 8 RAM64 chips (low 6 bits select register within each)
|
|
RAM64(in=in, load=load0, address=address[0..5], out=out0);
|
|
RAM64(in=in, load=load1, address=address[0..5], out=out1);
|
|
RAM64(in=in, load=load2, address=address[0..5], out=out2);
|
|
RAM64(in=in, load=load3, address=address[0..5], out=out3);
|
|
RAM64(in=in, load=load4, address=address[0..5], out=out4);
|
|
RAM64(in=in, load=load5, address=address[0..5], out=out5);
|
|
RAM64(in=in, load=load6, address=address[0..5], out=out6);
|
|
RAM64(in=in, load=load7, address=address[0..5], out=out7);
|
|
|
|
// select out from correct RAM64
|
|
Mux8Way16(a=out0, b=out1, c=out2, d=out3, e=out4, f=out5, g=out6, h=out7, sel=address[6..8], out=out);
|
|
}
|